mirror of
https://github.com/openmv/openmv.git
synced 2025-11-04 14:49:50 +08:00
Merge pull request #2606 from openmv/tim_clk_sleep
Some checks failed
🔎 Check Code Formatting / formatting-check (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_GIGA) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NANO_33_BLE_SENSE) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NANO_RP2040_CONNECT) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NICLA_VISION) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_PORTENTA_H7) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV2) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV3) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV4) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV4P) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMVPT) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV_RT1060) (push) Has been cancelled
🔥 Firmware Build / code-size-report (push) Has been cancelled
🔥 Firmware Build / stable-release (push) Has been cancelled
🔥 Firmware Build / development-release (push) Has been cancelled
Some checks failed
🔎 Check Code Formatting / formatting-check (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_GIGA) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NANO_33_BLE_SENSE) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NANO_RP2040_CONNECT) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_NICLA_VISION) (push) Has been cancelled
🔥 Firmware Build / build-firmware (ARDUINO_PORTENTA_H7) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV2) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV3) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV4) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV4P) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMVPT) (push) Has been cancelled
🔥 Firmware Build / build-firmware (OPENMV_RT1060) (push) Has been cancelled
🔥 Firmware Build / code-size-report (push) Has been cancelled
🔥 Firmware Build / stable-release (push) Has been cancelled
🔥 Firmware Build / development-release (push) Has been cancelled
boards/all: Add TIM clock sleep enable macro.
This commit is contained in:
commit
a9e8cf8b66
@ -213,6 +213,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_3)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_3)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
@ -210,6 +210,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_2)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_2)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM3_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM3_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM3_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM3_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM3_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK1Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK1Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
@ -222,6 +222,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
@ -86,6 +86,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|
||||||
#define OMV_CSI_RESET_PIN (GPIO_PIN_10)
|
#define OMV_CSI_RESET_PIN (GPIO_PIN_10)
|
||||||
|
|||||||
@ -140,6 +140,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|
||||||
|
|||||||
@ -139,6 +139,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|
||||||
|
|||||||
@ -213,6 +213,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
@ -214,6 +214,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
@ -206,6 +206,7 @@
|
|||||||
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
#define OMV_CSI_TIM_CHANNEL (TIM_CHANNEL_1)
|
||||||
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
#define OMV_CSI_TIM_CLK_ENABLE() __TIM1_CLK_ENABLE()
|
||||||
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
#define OMV_CSI_TIM_CLK_DISABLE() __TIM1_CLK_DISABLE()
|
||||||
|
#define OMV_CSI_TIM_CLK_SLEEP_ENABLE() __TIM1_CLK_SLEEP_ENABLE()
|
||||||
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
#define OMV_CSI_TIM_PCLK_FREQ() HAL_RCC_GetPCLK2Freq()
|
||||||
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
#define OMV_CSI_DMA_MEMCPY_ENABLE (1)
|
||||||
#define OMV_CSI_HW_CROP_ENABLE (1)
|
#define OMV_CSI_HW_CROP_ENABLE (1)
|
||||||
|
|||||||
Loading…
Reference in New Issue
Block a user